DocumentCode :
2637713
Title :
Robust path delay-fault testability on dynamic CMOS circuits
Author :
McGeer, Patrick C.
Author_Institution :
Dept. of Comput. Sci., British Columbia Univ., Vancouver, BC, Canada
fYear :
1991
fDate :
14-16 Oct 1991
Firstpage :
206
Lastpage :
211
Abstract :
The properties of delay-fault testability on dynamic CMOS logic circuits are investigated. It is demonstrated that the concepts of static sensitizability and robust path delay-fault (RPDF) testability are synonymous on these circuits, and that hence RPDF testability is somewhat easier on these circuits than on static logic circuits. It is also argued that a less restrictive testability condition than the RPDF criterion detects all path delay-faults which will affect the operation of the circuit. It is shown that the set of test vectors which satisfies this less-restrictive condition is exactly the union of the on-sets of the primary circuit outputs
Keywords :
CMOS integrated circuits; fault location; integrated circuit testing; integrated logic circuits; logic testing; dynamic CMOS logic circuits; on sets union; primary circuit outputs; robust path delay fault testability; static logic circuits; static sensitizability; test vectors; Circuit faults; Circuit testing; Computer science; Delay effects; Fabrication; Integrated circuit modeling; Logic testing; Robustness; Semiconductor device modeling; Switches;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Computer Design: VLSI in Computers and Processors, 1991. ICCD '91. Proceedings, 1991 IEEE International Conference on
Conference_Location :
Cambridge, MA
Print_ISBN :
0-8186-2270-9
Type :
conf
DOI :
10.1109/ICCD.1991.139882
Filename :
139882
Link To Document :
بازگشت