Title :
A 1 GHz 1.3 dB NF +13 dBm output P1dB SOI CMOS low noise amplifier for SAW-less receivers
Author :
Kim, Bum-Kyum ; Im, Donggu ; Choi, Jaeyoung ; Lee, Kwyro
Author_Institution :
Dept. of EE, Korea Adv. Inst. of Sci. & Technol., Daejeon, South Korea
Abstract :
A complementary capacitive loaded LNA is implemented for 1 GHz application using a 0.18-μm SOI CMOS process. In order to improve both NF and linearity at the same time, the capacitive loading technique to achieve minimum NF and the complementary superposition with body-bias control to improve linearity are adopted. Owing to the capacitive loading technique, the required inductance of the gate inductor for minimum noise matching can be reduced compared to conventional inductive source-degenerated LNA. In case using on-chip gate inductor to implement fully integrated LNA, this greatly reduces the noise contribution of the gate inductor. The complementary superposition with body-bias control improves large signal linearity of gain compression (P1dB) as well as small signal linearity of third-order intercept point (IP3). The measurements demonstrate that the LNA, which is designed for 50 Ω system, has a power gain of 10.7 dB, a NF of 1.3 dB, an OIP3 of +29.1 dBm, and an output P1dB of +12.7 dBm at 1 GHz while drawing 20 mA from a 2.5 V supply voltage.
Keywords :
CMOS analogue integrated circuits; UHF amplifiers; elemental semiconductors; inductors; low noise amplifiers; microwave integrated circuits; silicon; silicon-on-insulator; IP3; SAW-less receiver; SOI CMOS low noise amplifier; Si; body-bias control; complementary capacitive loaded LNA; complementary superposition; current 20 mA; frequency 1 GHz; gain 10.7 dB; gain compression; inductive source-degenerated LNA; minimum noise matching; noise figure 1.3 dB; on-chip gate inductor; resistance 50 ohm; signal linearity; size 0.18 mum; third-order intercept point; voltage 2.5 V; Impedance; Linearity; Logic gates; Noise; Noise measurement; Receivers; Transistors; SAW-less; body bias; capacitive load; complementary superposition; high linearity; low noise; noise matching; simultaneous matching;
Conference_Titel :
Radio Frequency Integrated Circuits Symposium (RFIC), 2012 IEEE
Conference_Location :
Montreal, QC
Print_ISBN :
978-1-4673-0413-9
Electronic_ISBN :
1529-2517
DOI :
10.1109/RFIC.2012.6242138