DocumentCode :
2640266
Title :
On the CSC property of signal transition graph specifications for asynchronous circuit design
Author :
Sahni, Mohit ; Nanya, Takashi
Author_Institution :
Dept. of Comput. Sci., Tokyo Inst. of Technol., Japan
fYear :
1998
fDate :
10-13 Feb 1998
Firstpage :
183
Lastpage :
189
Abstract :
This paper proposes a new approach for asynchronous logic synthesis from Signal Transition Graph (STG) specifications. The Complete State Coding (CSC) property of STGs is a necessary condition to get a circuit implementation from an STG. We present a novel method to check the CSC property of STGs. We also discuss some heuristics which automatically modify the STG so that the CSC property is satisfied. Our approach gives the designer some freedom to specify in what way a given STG is modified. Experimental results on a large set of benchmarks indicate a clear improvement over previous methods both in terms of time taken and in the reduction of the two level area literals
Keywords :
asynchronous circuits; encoding; logic design; asynchronous circuit design; asynchronous logic synthesis; benchmarks; complete state coding property; heuristics; signal transition graph specifications; Asynchronous circuits; Circuit synthesis; Clocks; Computer science; Data structures; Delay; Design methodology; Logic design; Signal design; Signal synthesis;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Design Automation Conference 1998. Proceedings of the ASP-DAC '98. Asia and South Pacific
Conference_Location :
Yokohama
Print_ISBN :
0-7803-4425-1
Type :
conf
DOI :
10.1109/ASPDAC.1998.669440
Filename :
669440
Link To Document :
بازگشت