Title :
An efficient architecture of one chip network processor for IEC 61850
Author :
Ahn, Resen ; Koh, Insung ; In, Eunkyu ; Min, Kyeongyuk ; Chong, Jongwha
Abstract :
In this paper, an efficient architecture of IEC 61850 network processor is proposed. Proposed architecture can achieve the low power consumption and the high reliability by the dedicated communication stack of IEC 61850 that implemented with HDL. And minimized control signal between main and IEC 61850 stack processor could help to increase the reliability and the processing speed. The proposed architecture implemented with Verilog HDL and verified with the test board. The proposed one chip solution process the advantage of low cost, low power, reliability and can be used for developing devices based on IEC 61850.
Keywords :
hardware description languages; microprocessor chips; protocols; reliability; IEC 61850 network processor; IEC 61850 stack processor; Verilog HDL; dedicated communication stack; one chip network processor; power consumption; reliability; Data structures; IEC standards; Power system reliability; Process control; Reliability; Smart grids; Substation automation;
Conference_Titel :
Consumer Electronics (ICCE), 2011 IEEE International Conference on
Conference_Location :
Las Vegas, NV
Print_ISBN :
978-1-4244-8711-0
DOI :
10.1109/ICCE.2011.5722592