DocumentCode :
2640701
Title :
Low-Latency Turbo Decoder Design by Concurrent Decoding of Component Codes
Author :
Lu, Ya-Cheng ; Chen, Tso-Cho ; Lu, Erl-Huei
Author_Institution :
Dept. of Electr. Eng., Chang Gung Univ., Kwei-Shan
fYear :
2008
fDate :
18-20 June 2008
Firstpage :
533
Lastpage :
533
Abstract :
Recently, there has been intensive focus on turbo codes which have low decoding latency. To reduce the iterative delay resulted from (de)interleaver; a new parallel algorithm for turbo decoder is proposed. Different than the previous approaches which use multiple units to process sub-block MAP decoding in parallel, the new parallel turbo decoder immediately passes the extrinsic information of one component decoder to the other decoders bit-by-bit. The decoding processes of component decoders perform concurrently and the (de)interleaver delay is eliminated. Simulation results demonstrate that with this parallel scheme, decoding latency is reduced while the performance in terms of BER is comparable, and in some cases superior, to a general turbo decoder. Furthermore, the proposed parallel algorithm can be used to cooperate with those parallel MAP decoding schemes to reduce more decoding latency.
Keywords :
error statistics; maximum likelihood decoding; turbo codes; BER; concurrent decoding; interleaver delay; iterative delay; low-latency turbo decoder design; sub-block MAP decoding; turbo codes; Bit error rate; Concatenated codes; Convolutional codes; Delay; Interleaved codes; Iterative algorithms; Iterative decoding; Parallel algorithms; Technological innovation; Turbo codes;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Innovative Computing Information and Control, 2008. ICICIC '08. 3rd International Conference on
Conference_Location :
Dalian, Liaoning
Print_ISBN :
978-0-7695-3161-8
Electronic_ISBN :
978-0-7695-3161-8
Type :
conf
DOI :
10.1109/ICICIC.2008.341
Filename :
4603722
Link To Document :
بازگشت