DocumentCode :
2642903
Title :
Modeling and simulation of finite state machine Memory Built-in Self Test architecture for embedded memories
Author :
Haron, Nor Zaidi ; Junos, S.A.M. ; Razak, Abdul Hadi ; Idris, Mohd Yamani Idna
Author_Institution :
Univ. Teknikal Malaysia Melaka, Ayer Keroh
fYear :
2007
fDate :
4-6 Dec. 2007
Firstpage :
1
Lastpage :
5
Abstract :
Memory built-in self test (MBIST) or as to it array built-in self test is an amazing piece of logic. Without any direct connection to the outside world, a very complex embedded memory can be tested efficiently, easily and less costly. Modeling and simulation of finite state machine (FSM) MBIST is presented in this paper. The design architecture is written in very high speed integrated circuit hardware description language (VHDL) code using Xilinx ISE tools. The architecture is modeled and synthesized using register transfer level (RTL) abstraction. Verification of this architecture is carried out by testing stuck at fault SRAM. A BIST algorithms is implemented i.e March C- to test the faulty SRAM.
Keywords :
SRAM chips; built-in self test; finite state machines; hardware description languages; logic testing; Xilinx ISE tools; architecture verification; built-in self test architecture; embedded memories; finite state machine memory; register transfer level abstraction; very high speed integrated circuit hardware description language code; Automata; Automatic testing; Circuit faults; Circuit simulation; Circuit testing; Logic arrays; Logic testing; Memory architecture; Random access memory; Very high speed integrated circuits; Built-in Self Test (BIST); FPGA; Finite State Machine; VHDL;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Applied Electromagnetics, 2007. APACE 2007. Asia-Pacific Conference on
Conference_Location :
Melaka
Print_ISBN :
978-1-4244-1434-5
Electronic_ISBN :
978-1-4244-1435-2
Type :
conf
DOI :
10.1109/APACE.2007.4603901
Filename :
4603901
Link To Document :
بازگشت