DocumentCode :
2643196
Title :
Analytical Router Modeling for Networks-on-Chip Performance Analysis
Author :
Ogras, Umit Y. ; Marculescu, Radu
Author_Institution :
Dept. of Electr. & Comput. Eng., Carnegie Mellon Univ., Pittsburgh, PA
fYear :
2007
fDate :
16-20 April 2007
Firstpage :
1
Lastpage :
6
Abstract :
Networks-on-chip (NoCs) have recently emerged as a scalable alternative to classical bus and point-to-point architectures. To date, performance evaluation of NoC designs is largely based on simulation which, besides being extremely slow, provides little insight on how different design parameters affect the actual network performance. Therefore, it is practically impossible to use simulation for optimization purposes. In this paper, a generalized router model was first presented and then utilized this novel model for doing NoC performance analysis. The proposed model can be used not only to obtain fast and accurate performance estimates, but also to guide the NoC design process within an optimization loop. The accuracy of our approach and its practical use is illustrated through extensive simulation results
Keywords :
network routing; network-on-chip; NoC design process; network performance; networks-on-chip performance analysis; optimization loop; router modeling; Analytical models; Delay; Design optimization; Network topology; Network-on-a-chip; Performance analysis; Process design; Routing; Traffic control; Virtual prototyping;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Design, Automation & Test in Europe Conference & Exhibition, 2007. DATE '07
Conference_Location :
Nice
Print_ISBN :
978-3-9810801-2-4
Type :
conf
DOI :
10.1109/DATE.2007.364440
Filename :
4211950
Link To Document :
بازگشت