DocumentCode :
2645851
Title :
Array based architecture for EZW image encoding on FPGA using Handel-C
Author :
Suchitra, S. ; Lim, C.S. ; Srikanthan, T.
Author_Institution :
Centre for High Performance Embedded Syst., Nanyang Technol. Univ., Singapore
Volume :
1
fYear :
2004
fDate :
7-10 Nov. 2004
Firstpage :
447
Abstract :
Real-time image compression is usually a core operation in many embedded applications. Often in such applications, high throughputs are required. In this paper, we propose an array-based architecture for hardware implementation of an EZW encoder to achieve high throughputs. It exploits the inherent properties of parallelism exhibited by the EZW algorithm and also the spatial correlation properties of the DWT coefficients. Every spatial tree is generated and stored independently in memory blocks of an array and each of them subject to EZW separately through an array of processing elements. This architecture is implemented on FPGA using Handel-C and the resource utilization is presented.
Keywords :
discrete wavelet transforms; field programmable gate arrays; image coding; parallel architectures; parallel memories; trees (mathematics); DWT coefficient; EZW encoder; FPGA; Handel-C; array-based architecture; discrete wavelet transforms; embedded application; embedded zerotree wavelet algorithm; field programmable gate arrays; image compression; spatial tree; Discrete wavelet transforms; Embedded system; Entropy; Field programmable gate arrays; Hardware; Image coding; Resource management; Throughput; Tree data structures; Wavelet coefficients;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Signals, Systems and Computers, 2004. Conference Record of the Thirty-Eighth Asilomar Conference on
Print_ISBN :
0-7803-8622-1
Type :
conf
DOI :
10.1109/ACSSC.2004.1399172
Filename :
1399172
Link To Document :
بازگشت