DocumentCode :
2646914
Title :
A Novel Efficient VLSI Architecture of 2-D Discrete Wavelet Transform
Author :
Hsieh, Chin-Fa ; Tsai, Tsung-Han ; Lai, Chih-Hung ; Shan, Tai-An
Author_Institution :
Dept. of Electr. Eng., Nat. Central Univ., Chungli
fYear :
2008
fDate :
15-17 Aug. 2008
Firstpage :
647
Lastpage :
650
Abstract :
In this paper, we propose a novel, efficient VLSI architecture for the implementation of the forward two-dimension, lifting-based discrete wavelet transform (DWT). Replacing the conventional rows and columns alternatively separable method, we extend the 1D-DWT into 2D-DWT directly. The architecture was designed based on the results. The proposed architecture can speed up the computation time to N/2* N/2 for the first level decomposition on an N*N image. The architecture is coded in Verilog HDL and verified by the platform of Quartus-II. Finally it is implemented in an Altera Cyclone family FPGA.
Keywords :
VLSI; discrete wavelet transforms; hardware description languages; transform coding; video coding; 2D discrete wavelet transform; Altera Cyclone family FPGA; VLSI architecture; Verilog HDL; lifting-based discrete wavelet transform; wavelet-based video coding technique; Clocks; Computer architecture; Convolution; Cyclones; Discrete wavelet transforms; Field programmable gate arrays; Filters; Hardware design languages; Image coding; Very large scale integration; discrete wavelet transform; lifting;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Intelligent Information Hiding and Multimedia Signal Processing, 2008. IIHMSP '08 International Conference on
Conference_Location :
Harbin
Print_ISBN :
978-0-7695-3278-3
Type :
conf
DOI :
10.1109/IIH-MSP.2008.275
Filename :
4604139
Link To Document :
بازگشت