DocumentCode :
2647090
Title :
Enhanced verification by temporal decomposition
Author :
Case, Michael L. ; Mony, Hari ; Baumgartner, Jason ; Kanzelman, Robert
fYear :
2009
fDate :
15-18 Nov. 2009
Firstpage :
17
Lastpage :
24
Abstract :
This paper addresses the presence of logic which has relevance only during initial time frames in a hardware design. We examine transient logic in the form of signals which settle to deterministic constants after some prefix number of time frames, as well as primary inputs used to enumerate complex initial states which thereafter become irrelevant. Experience shows that a large percentage of hardware designs (industrial and benchmarks) have such logic, and this creates overhead in the overall verification process. In this paper, we present automated techniques to detect and eliminate such irrelevant logic, enabling verification efficiencies in terms of greater logic reductions, deeper Bounded Model Checking (BMC), and enhanced proof capability using induction and interpolation.
Keywords :
computational complexity; interpolation; temporal logic; bounded model checking; hardware design; induction method; interpolation method; proof capability; temporal decomposition verification; transient logic; Cost accounting; Hardware; Interpolation; Logic design; Logic testing; Pipelines; Signal design; Silicon;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Formal Methods in Computer-Aided Design, 2009. FMCAD 2009
Conference_Location :
Austin, TX
Print_ISBN :
978-1-4244-4966-8
Electronic_ISBN :
978-1-4244-4966-8
Type :
conf
DOI :
10.1109/FMCAD.2009.5351146
Filename :
5351146
Link To Document :
بازگشت