DocumentCode :
2647133
Title :
Power reduction in microprocessor chips by gated clock routing
Author :
Oh, Jaewon ; Pedram, Massoud
Author_Institution :
Dept. of Electr. Eng. Syst., Univ. of Southern California, Los Angeles, CA, USA
fYear :
1998
fDate :
10-13 Feb 1998
Firstpage :
313
Lastpage :
318
Abstract :
This paper presents a zero-skew gated clock routing technique for VLSI circuits. The gated clock tree has masking gates at the internal nodes of the clock tree, which are selectively turned on and off by the gate control signals during the active and idle times of the circuit modules to reduce switched capacitance of the clock tree. The clock tree topology is constructed based on the locations and the activation frequencies of the modules and whereas the locations of the internal nodes of the clock tree (and hence the masking gates) are determined using a dynamic programming approach followed by a gate reduction heuristic
Keywords :
VLSI; circuit layout CAD; dynamic programming; logic testing; microprocessor chips; VLSI circuits; clock tree; dynamic programming; gate reduction heuristic; gated clock routing; masking gates; microprocessor chips; power reduction; switched capacitance; Circuit topology; Clocks; Data mining; Frequency; Microprocessor chips; Power dissipation; Registers; Routing; Switching circuits; Very large scale integration;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Design Automation Conference 1998. Proceedings of the ASP-DAC '98. Asia and South Pacific
Conference_Location :
Yokohama
Print_ISBN :
0-7803-4425-1
Type :
conf
DOI :
10.1109/ASPDAC.1998.669478
Filename :
669478
Link To Document :
بازگشت