Title :
A multi-processing architecture for accelerating Haar-based face detection on FPGA
Author :
Kumar, Chanchal ; Azam, Md Shadab
Author_Institution :
Dept. of Electron. & Commun. Eng., Indian Inst. of Technol., Roorkee, Roorkee, India
Abstract :
Obtaining a real-time implementation for a face detection system is the first step towards human-machine interaction. This paper presents an architecture, implementable on an FPGA, for accelerating the Haar-based face detection algorithm through use of multiple dedicated processing units by utilizing the inherent parallelism in the algorithm. The architecture is designed to be scalable and the face detection load has been distributed among the processing units so as to reduce the idle time. The design has been synthesized for the Xilinx Virtex-5 board. Use of a single processing unit gives an improvement in the face detection frame rate of 5.45 times over an Intel i5, 2.4 GHz processor. The frame rate is further doubled by scaling the architecture to include four processing units running in parallel.
Keywords :
face recognition; feature extraction; field programmable gate arrays; human computer interaction; FPGA; Haar-based face detection algorithm; Xilinx Virtex-5 board; face detection frame rate improvement; face detection load distribution; face detection system; human-machine interaction; idle time reduction; multiprocessing architecture; parallelism; processing units; real-time implementation; scalable architecture design; Acceleration; Computer architecture; Face; Face detection; Feature extraction; Field programmable gate arrays; Parallel processing;
Conference_Titel :
Industrial and Information Systems (ICIIS), 2014 9th International Conference on
Conference_Location :
Gwalior
Print_ISBN :
978-1-4799-6499-4
DOI :
10.1109/ICIINFS.2014.7036525