DocumentCode :
264881
Title :
Power optimization of 8b/10b encoder decoder used for high speed communication
Author :
Sahni, Kanika ; Rawat, Kiran ; Pandey, Sujata
Author_Institution :
Amity Sch. of Eng. & Technol., Amity Univ., Noida, India
fYear :
2014
fDate :
15-17 Dec. 2014
Firstpage :
1
Lastpage :
5
Abstract :
In this paper an 8B/10B encoder and 10B/8B decoder is implemented which are widely used in high speed applications. In this paper we have used NAND/NOR gate instead of AND/OR gate used in earlier work. We calculated on-chip and hierarchy power for two frequencies (i.e. 20 MHz and 200 MHz) for both encoder and decoder using AND/OR gate and encoder and decoder using NAND/NOR gate. Using NAND/NOR gate we can able to reduce the power consumption of the encoder and decoder. For 20 MHz frequency, on-chip power and hierarchy power of encoder is reduced by 1.8% and 60% respectively and on-chip power and hierarchy power of decoder is reduced by 0% and 60%. For 200 MHz on-chip power and hierarchy power of encoder is reduced by 16.7% and 56.56% respectively and on-chip power and hierarchy power of decoder is reduced by 2.59% and 63.26% respectively. Both the encoder and decoder were implemented using verilog HDL in ModelSim 10.3 and for calculating power we used Xpower Analyzer of Xilinx 13.4.
Keywords :
decoding; encoding; hardware description languages; logic gates; 10B-8B decoder; 8B-10B encoder; AND-OR gate; ModelSim 10.3; NAND-NOR gate; Xilinx 13.4; Xpower Analyzer; hierarchy power; high speed communication; on-chip power; power consumption; power optimization; verilog HDL; Decoding; Educational institutions; Encoding; Hardware design languages; Logic gates; Power demand; System-on-chip; Xilinx; decoding; encoding; verilog;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Industrial and Information Systems (ICIIS), 2014 9th International Conference on
Conference_Location :
Gwalior
Print_ISBN :
978-1-4799-6499-4
Type :
conf
DOI :
10.1109/ICIINFS.2014.7036557
Filename :
7036557
Link To Document :
بازگشت