Title :
On synthesizing application-specific array architectures from behavioral specifications
Author :
Jensen, Poul M Rands ; Hermansen, Kjeld
Author_Institution :
Dept. of Commun. Technol., Aalborg Univ., Denmark
Abstract :
The authors describe a design framework, Architect, being developed for synthesizing application-specific array architectures from behavioral specifications to Register-Transfer (RT) descriptions , which can be identified as a number of cooperating tasks; signal transformations, hardware mapping expressed as, in general, nonlinear mapping and scheduling function with hardware constraints, memory management and controller synthesis. The authors present novel extensions to existing formal (i.e., ILP) and heuristics methods for multiplexing and clustering allowing constrained hardware allocation. Also a novel approach for optimizing on-chip memory is presented
Keywords :
application specific integrated circuits; high level synthesis; memory architecture; parallel architectures; processor scheduling; storage management; Architect; application-specific array architectures; behavioral specifications; clustering; constrained hardware allocation; controller synthesis; formal methods; hardware mapping; heuristics methods; memory management; nonlinear mapping; register-transfer descriptions; scheduling function; signal transformations; Clustering algorithms; Digital signal processing; Equations; Hardware; Memory management; Scheduling algorithm; Signal design; Signal mapping; Signal processing; Signal synthesis;
Conference_Titel :
Application-Specific Array Processors, 1993. Proceedings., International Conference on
Conference_Location :
Venice
Print_ISBN :
0-8186-3492-8
DOI :
10.1109/ASAP.1993.397126