Title :
Implementation of large neural associative memories by massively parallel array processors
Author_Institution :
Dept. of Neural Inf. Process., Ulm Univ., Germany
Abstract :
The authors discuss the use of massively parallel array processors for simulating large neural associative memories. Although based on standard matrix operations the simulation of neural associative memories requires special parallel algorithms because a sparse coding of the input and output information is needed. Four different implementations with different mapping strategies and different array processor topologies are presented and illustrated by example. The theoretical performance of all implementations is compared and the architecture of the massively parallel array processor PAN IV, designed for the efficient simulation for large neural associative memories is shortly described
Keywords :
associative processing; content-addressable storage; neural nets; parallel algorithms; sparse matrices; PAN IV; array processor topologies; mapping strategies; massively parallel array processors; neural associative memories; parallel algorithms; sparse coding; Associative memory; Information processing; Multiprocessor interconnection networks; Neural networks; Neurons; Parallel algorithms; Parallel architectures; Process design; Sparse matrices; Topology;
Conference_Titel :
Application-Specific Array Processors, 1993. Proceedings., International Conference on
Conference_Location :
Venice
Print_ISBN :
0-8186-3492-8
DOI :
10.1109/ASAP.1993.397159