Title :
Power-efficient and fault-tolerant circuits and systems
Author :
He, Lei ; Hu, Yu
Author_Institution :
Electr. Eng. Dept., Univ. of California Los Angeles, Los Angeles, CA, USA
Abstract :
As devices become smaller, circuits and systems are more vulnerable to soft errors caused by radiation and other environmental upsets. Fault tolerance measured by mean time to failure (MTTF) is desired, especially if no extra area, power and delay and little change of the existing design flow are introduced. Using FPGA as a testbed, this paper first presents fault tolerance techniques applying (1) logic don´t care and path re-convergence (ROSE) and (2) in-place logic re-writing (IPR). Both increase MTTF by 2X with little or no overhead. Particularly, IPR does not change circuit placement and routing, and can be readily used with the existing industrial design flow. It also leads to a self evolution method to enhance fault tolerance for FPGA based circuits and systems. The ideas presented in the paper can be extend to handle regular logic fabrics, which are natural to nano-technologies and are also preferred by design for manufacturability (DFM) in scaled CMOS technologies.
Keywords :
fault tolerance; field programmable gate arrays; network routing; CMOS technology; FPGA; circuit placement; circuit routing; don´t-care logic; fault-tolerant circuits; in-place logic re-writing; mean time-to-failure measurement; path reconvergence; power-efficient; Area measurement; CMOS technology; Circuits and systems; Fault tolerance; Fault tolerant systems; Field programmable gate arrays; Fluid flow measurement; Intellectual property; Logic testing; Power measurement; Fault Tolerance; Field Programmable Gate Array; Logic Synthesis;
Conference_Titel :
ASIC, 2009. ASICON '09. IEEE 8th International Conference on
Conference_Location :
Changsha, Hunan
Print_ISBN :
978-1-4244-3868-6
Electronic_ISBN :
978-1-4244-3870-9
DOI :
10.1109/ASICON.2009.5351304