DocumentCode :
2649990
Title :
A New FPGA placement algorithm for heterogeneous resources
Author :
Xie, Ding ; Xu, Jiawei ; Lai, Jinmei
Author_Institution :
Dept. of Microelectron., Fudan Univ., Shanghai, China
fYear :
2009
fDate :
20-23 Oct. 2009
Firstpage :
742
Lastpage :
746
Abstract :
In this paper, we present a new placement algorithm targeted on a modern FPGA with heterogeneous logic and routing resources. This algorithm divides the heterogeneous resources of an FPGA into different logic layers, obtains a good initial placement by a quadratic method, and then employs low-temperature simulated annealing on each logic layer to determine the final location for all modules. Experiment result shows that the algorithm not only gains a saving of runtime by 27% compared with the classical approach of Versatile Place and Route (VPR) while having the same performance, but is also highly adaptable to modern FPGAs which have heterogeneous logic and routing resources.
Keywords :
field programmable gate arrays; simulated annealing; FPGA placement algorithm; field-programmable gate arrays; heterogeneous logic; heterogeneous resources; logic layers; low-temperature simulated annealing; quadratic method; routing resources; versatile place; Application specific integrated circuits; Atherosclerosis; Field programmable gate arrays; Logic; Microelectronics; Modems; Partitioning algorithms; Performance gain; Routing; Simulated annealing; Field-programmable gate array (FPGA); heterogeneous resources; macro block; placement;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
ASIC, 2009. ASICON '09. IEEE 8th International Conference on
Conference_Location :
Changsha, Hunan
Print_ISBN :
978-1-4244-3868-6
Electronic_ISBN :
978-1-4244-3870-9
Type :
conf
DOI :
10.1109/ASICON.2009.5351312
Filename :
5351312
Link To Document :
بازگشت