DocumentCode :
2650033
Title :
Thermal via planning aware force-directed floorplanning for D ICs
Author :
Huang, Yun ; Zhou, Qiang ; Cai, Yici
Author_Institution :
Dept. of Comput. Sci. & Technol., Tsinghua Univ., Beijing, China
fYear :
2009
fDate :
20-23 Oct. 2009
Firstpage :
751
Lastpage :
753
Abstract :
The three-dimensional (3D) integration circuit is a new technology with higher integration density and better performance than 2D ICs. To solve the critical thermal issue in 3D layout, we propose a force-directed floorplanning algorithm. This algorithm naturally integrates with the planning of thermal vias and reasonably allocates white space for inserting the thermal vias. It solves the problem of the thermal distribution disturbance by the white space reassignment. Compare with the after-floorplanning thermal via planning algorithm, this algorithm decreases the number of thermal vias by 8.2% while increases the area by 3.5% on average.
Keywords :
integrated circuit layout; 3D layout; force-directed floorplanning algorithm; planning aware force-directed floorplanning; thermal distribution disturbance; thermal vias; three-dimensional integration circuit; white space reassignment; Computer science; Delay; Electronic packaging thermal management; Integrated circuit interconnections; Space technology; Temperature; Thermal conductivity; Thermal force; Three-dimensional integrated circuits; White spaces; Floorplanning; Force-directed; Thermal Via; Three-dimensional Integrated Circuits (3D ICs);
fLanguage :
English
Publisher :
ieee
Conference_Titel :
ASIC, 2009. ASICON '09. IEEE 8th International Conference on
Conference_Location :
Changsha, Hunan
Print_ISBN :
978-1-4244-3868-6
Electronic_ISBN :
978-1-4244-3870-9
Type :
conf
DOI :
10.1109/ASICON.2009.5351314
Filename :
5351314
Link To Document :
بازگشت