DocumentCode
2650489
Title
All digital wireless transceiver using modified BPSK and 2/3 sub-sampling technique
Author
Bushnaq, Sanad ; Nakura, Toru ; Ikeda, Makoto ; Asada, Kunihiro
Author_Institution
Electron. Eng., Univ. of Tokyo, Tokyo, Japan
fYear
2009
fDate
20-23 Oct. 2009
Firstpage
469
Lastpage
472
Abstract
In this paper an all digital wireless transceiver is presented, with a proposed technique for data recovery. Communication is carried out on carrier frequency of 100 MHz with a local clock of 2/3 carrier frequency on the receiver side used to sub-sample incoming wireless signal and understand transmitted data. A modified BPSK is employed, which stretches periods of phase change to enable data recovery in our all digital circuit without clock recovery. The transceiver is implemented and tested on FPGA connected to coils to perform actual short range wireless communication. Our design uses no analog components and our target is to consume as low power as possible, which makes it suitable for low power applications like wireless image sensor nodes.
Keywords
field programmable gate arrays; phase shift keying; transceivers; 2/3 subsampling technique; FPGA; binary phase shift keying; clock recovery; data recovery; digital circuit; digital wireless transceiver; field programmable gate arrays; frequency 100 MHz; modified BPSK; wireless image sensor nodes; Binary phase shift keying; Circuit testing; Clocks; Coils; Digital circuits; Field programmable gate arrays; Frequency; Performance evaluation; Transceivers; Wireless communication; All digital; sub-sampling; wireless transceiver;
fLanguage
English
Publisher
ieee
Conference_Titel
ASIC, 2009. ASICON '09. IEEE 8th International Conference on
Conference_Location
Changsha, Hunan
Print_ISBN
978-1-4244-3868-6
Electronic_ISBN
978-1-4244-3870-9
Type
conf
DOI
10.1109/ASICON.2009.5351341
Filename
5351341
Link To Document