DocumentCode :
2654257
Title :
A Reliability-Aware LDPC Code Decoding Algorithm
Author :
Alles, Matthias ; Brack, Torben ; Wehn, Norbert
Author_Institution :
Microelectronic Syst. Design Res. Group, Kaiserslautern Univ.
fYear :
2007
fDate :
22-25 April 2007
Firstpage :
1544
Lastpage :
1548
Abstract :
With the continuing downscaling of microelectronic technology, chip reliability becomes a great threat to the design of future complex microelectronic systems. Hence increasing the robustness of chip implementations in terms of tolerating errors becomes mandatory. In this paper we present reliability-aware extensions of the LDPC decoding algorithm. We exploit application specific fault tolerance of the decoding algorithm combined with modifications on the algorithmic level to increase the reliability of a decoder implementation. These modifications lead to a LDPC decoder implementation which tolerates sporadic errors that occur in critical components. To the best of our knowledge this is the first investigation of the LDPC decoding algorithm in terms of implementation reliability.
Keywords :
decoding; fault tolerance; parity check codes; fault tolerance; microelectronic technology; reliability-aware LDPC code decoding algorithm; CMOS technology; Decoding; Fault tolerance; Microelectronics; Parity check codes; Power system reliability; Robustness; Signal processing algorithms; Timing; Voltage;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Vehicular Technology Conference, 2007. VTC2007-Spring. IEEE 65th
Conference_Location :
Dublin
ISSN :
1550-2252
Print_ISBN :
1-4244-0266-2
Type :
conf
DOI :
10.1109/VETECS.2007.322
Filename :
4212750
Link To Document :
بازگشت