Title :
A 1Gsample/Sec non-recursive sharpened cascaded integrator-comb filter with 70 dB alias rejection and 0.003 dB droop in 0.18-µm CMOS
Author :
Liu, Xiong ; Willson, Alan N., Jr.
Author_Institution :
Electr. Eng. Dept., Univ. of California, Los Angeles, CA, USA
Abstract :
A new architecture for the implementation of very high speed digital decimation filters is described. It combines the cascaded integrator-comb (CIC) multirate filter structure with filter sharpening techniques to improve the filter´s passband response. A SPT-encoded non-recursive technique is further applied to realize parallel computation and improve the maximum clock rate of the filter. With a 0.18-¿m CMOS process, the filter can achieve a greater than 1 GHz clock rate even as we trade off speed for power consumption and area. The maximum achievable clock rate exceeds 2.5 GHz in 0.18-¿m CMOS. Such high speed capability enables it to be employed in wide-band communication systems such as 3G cellular applications.
Keywords :
CMOS integrated circuits; cascade networks; comb filters; digital filters; CMOS process; alias rejection; cascaded integrator-comb filter; clock rate; digital decimation filters; filter sharpening; frequency 1 GHz; frequency 2.5 GHz; parallel computation; size 0.18 mum; Band pass filters; Bandwidth; CMOS process; Clocks; Computer architecture; Concurrent computing; Digital filters; Frequency response; Passband; Wideband; CIC; CMOS; Digital Filter; Multirate;
Conference_Titel :
ASIC, 2009. ASICON '09. IEEE 8th International Conference on
Conference_Location :
Changsha, Hunan
Print_ISBN :
978-1-4244-3868-6
Electronic_ISBN :
978-1-4244-3870-9
DOI :
10.1109/ASICON.2009.5351556