DocumentCode :
2654703
Title :
A fast-lock digital delay-locked loop controller
Author :
Ye, Bo ; Li, Tianwang ; Han, Xingcheng ; Luo, Min
Author_Institution :
Inst. of Microelectron., Shanghai Univ. of Electr. Power, Shanghai, China
fYear :
2009
fDate :
20-23 Oct. 2009
Firstpage :
809
Lastpage :
812
Abstract :
A fast-lock digital delay-locked loop (DLL) is presented in this paper. A delay compensation circuit (DCC ) is used to achieve short lock time. The DLL´s initial value is controlled by the DCC, so that initial delay time of the delay line can be located in the expected scope and there is only one stable state in various process, voltage, and temperature (PVT) conditions. Since the delay time of each delay cell changes based on the variations of PVT conditions, the output values generated by the DCC are determinate of the PVT conditions in the chip. Thus the DLL´s initial state changes according to the detected PVT conditions, and the initial large phase difference is eliminated by the DCC. So it can be fast locked and only has one stable state. The proposed digital DLL overcomes the drawbacks of traditional DLL which may have more than one stable state. The HSPICE simulation results show that the proposed digital DLL circuit achieves fine accuracy and the maximum lock time is 16 clock cycles.
Keywords :
SPICE; compensation; delay lock loops; digital control; HSPICE simulation; delay compensation circuit; fast-lock digital delay-locked loop controller; Circuit simulation; Clocks; Delay effects; Delay lines; Digital control; Digital systems; Logic; Temperature; Timing; Voltage; Delay-locked loops (DLL); PVT; delay compensation circuit (DCC);
fLanguage :
English
Publisher :
ieee
Conference_Titel :
ASIC, 2009. ASICON '09. IEEE 8th International Conference on
Conference_Location :
Changsha, Hunan
Print_ISBN :
978-1-4244-3868-6
Electronic_ISBN :
978-1-4244-3870-9
Type :
conf
DOI :
10.1109/ASICON.2009.5351573
Filename :
5351573
Link To Document :
بازگشت