DocumentCode :
2655255
Title :
A reconfigurable architecture specific for the butterfly computing
Author :
Xie, Jing ; Fan, Kai ; Mao, Zhigang ; Wang, Qin ; Yang, Chao ; Zhu, Wen ; Wang, Suliang
Author_Institution :
Sch. of Microelectron., Shanghai Jiaotong Univ., Shanghai, China
fYear :
2009
fDate :
20-23 Oct. 2009
Firstpage :
83
Lastpage :
86
Abstract :
Morphosys is a reconfigurable single instruction multiple data (SIMD) architecture mainly composing of host core processor, reconfigurable cells array, frame buffer, context memory and direct memory access (DMA) module. As a common SIMD-based coarse-grained reconfigurable architecture, each context configuration and operation is based on the whole row or column function, which may be inefficient in some applications such as butterfly computing. In this paper, an improved reconfigurable architecture is proposed specific for butterfly computing application. The main work includes interconnection network design optimization, context memory architecture redefinition with quadrant binding, DMA channel addition and some other corresponding modification in reconfigurable cell. With these improvements, the new architecture can implement typical butterfly computing with cycle count about 5.53%~18.9% less than Morphosys.
Keywords :
file organisation; memory architecture; multiprocessor interconnection networks; parallel architectures; parallel processing; reconfigurable architectures; DMA channel addition; Morphosys; butterfly computing; coarse-grained reconfigurable architecture; context memory architecture redefinition; direct memory access module; frame buffer; host core processor; interconnection network design optimization; quadrant binding; reconfigurable cells array; reconfigurable single instruction multiple data architecture; Computer aided instruction; Computer applications; Computer architecture; Concurrent computing; Design optimization; Digital signal processing; Embedded computing; Embedded system; High performance computing; Reconfigurable architectures; Morphosys; butterfly computing; context; interconnection; reconfiguration;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
ASIC, 2009. ASICON '09. IEEE 8th International Conference on
Conference_Location :
Changsha, Hunan
Print_ISBN :
978-1-4244-3868-6
Electronic_ISBN :
978-1-4244-3870-9
Type :
conf
DOI :
10.1109/ASICON.2009.5351600
Filename :
5351600
Link To Document :
بازگشت