DocumentCode :
2655810
Title :
An area-efficient and degree-computationless BCH decoder for DVB-S2
Author :
Chen, Zhou ; Zhang, Yulong ; Ying, Yan ; Wu, Chuan ; Zeng, Xiaoyang
Author_Institution :
State Key Lab. of ASIC & Syst., Fudan Univ., Shanghai, China
fYear :
2009
fDate :
20-23 Oct. 2009
Firstpage :
489
Lastpage :
492
Abstract :
This paper presents an area-efficient BCH decoder for DVB-S2 system. The proposed architecture can support all 11 code rates in DVB-S2. Based on the modified Euclidean algorithm (MEA), The BCH decoder has a low hardware complexity with the folding and degree computationless architecture in key equation solver (KES) block. Further more, the multiplier in Galois Field is also optimized to reduce the hardware complexity. The proposed decoder requires at least 16% fewer gates than the conventional RS/BCH decoders and can work up to 277 MHz, which meets the speed requirements of the system.
Keywords :
BCH codes; digital video broadcasting; BCH decoder; Bose-Chaudhuri-Hochquenghem codes; DVB-S2; Galois field; degree computationless architecture; hardware complexity; key equation solver block; modified Euclidean algorithm; Decoding; Digital video broadcasting; BCH decoder; DVB-S2; MEA; degree computationless architecture;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
ASIC, 2009. ASICON '09. IEEE 8th International Conference on
Conference_Location :
Changsha, Hunan
Print_ISBN :
978-1-4244-3868-6
Electronic_ISBN :
978-1-4244-3870-9
Type :
conf
DOI :
10.1109/ASICON.2009.5351625
Filename :
5351625
Link To Document :
بازگشت