Title :
Repeater insertion combined with LGR methodology for on-chip interconnect timing optimization
Author :
Moreinis, Michael ; Morgenshtein, Arkadiy ; Wagner, Israel A. ; Kolodny, Avinoam
Author_Institution :
Dept. of Electr. Eng., Technion-Israel Inst. of Technol., Haifa, Israel
Abstract :
A combination of repeater insertion with a novel LGR (logic gates as repeater) technique is presented, providing a methodology for delay optimization of CMOS logic circuits with RC interconnects. The traditional interconnect segmentation by insertion of repeaters is generalized to segmentation by distributing logic gates over interconnect lines and adding a reduced number of repeaters. Expressions for optimal segment length, optimal number of additional repeaters and scaling factors for both gates and repeaters are derived. An iterative solution is presented. Optimization results for several circuits are presented, showing significant improvement in performance in comparison with traditional repeater insertion.
Keywords :
CMOS logic circuits; circuit optimisation; delays; integrated circuit interconnections; logic circuits; logic gates; timing; CMOS logic circuits; LGR; RC interconnects; delay optimization; interconnect lines; iterative solution; logic gates as repeater; on-chip interconnect timing optimization; optimal additional repeaters; optimal segment length; performance; repeater insertion; scaling factors; CMOS logic circuits; Delay; Design optimization; Integrated circuit interconnections; Logic gates; Optimization methods; Pulse inverters; Repeaters; Timing; Wire;
Conference_Titel :
Electronics, Circuits and Systems, 2004. ICECS 2004. Proceedings of the 2004 11th IEEE International Conference on
Print_ISBN :
0-7803-8715-5
DOI :
10.1109/ICECS.2004.1399630