DocumentCode :
2655946
Title :
Design and implementation of a multi-mode interleaver/deinterleaver for MIMO OFDM systems
Author :
Zhang, Zhen-dong ; Wu, Bin ; Zhu, Yong-xu ; Zhou, Yu-mei
Author_Institution :
Inst. of Microelectron., Chinese Acad. of Sci., Beijing, China
fYear :
2009
fDate :
20-23 Oct. 2009
Firstpage :
513
Lastpage :
516
Abstract :
This paper presents a novel design strategy and a new architecture for multi-mode interleaver/deinterleaver, which are capable to implement any of the interleaving processes defined in the IEEE 802.11 a/g/n, 802.16d/e, and HiperLAN/2 wireless standards. To enable a comparison, a 36-mode interleaver/deinterleaver fully compliant to IEEE 802.11n applications is presented. The proposed design is implemented in SMIC 0.13 um 1.08 V 1P6M CMOS technology. The maximum operating frequency is 350 MHz and the corresponding power dissipation is 9.27 mW. The core size is 0.0649 mm2. This presented architecture achieves a significant reduction of silicon area and power consumption compared with other current approaches.
Keywords :
MIMO communication; OFDM modulation; interleaved codes; wireless LAN; 802.16d/e; CMOS technology; HiperLAN/2 wireless standards; IEEE 802.11; IEEE 802.11n; MIMO; OFDM; SMIC 0.13um 1.08V 1P6M; multi-mode deinterleaver; multi-mode interleaver; multiple-input multiple-output; orthogonal frequency-division multiplexing; Algorithm design and analysis; CMOS technology; Energy consumption; Equations; Interleaved codes; MIMO; OFDM; Power dissipation; Signal processing algorithms; Wireless communication; IEEE 802.11n; deinterleaver; interleaver; multiple-input multiple-output (MIMO) orthogonal frequency-division multiplexing (OFDM);
fLanguage :
English
Publisher :
ieee
Conference_Titel :
ASIC, 2009. ASICON '09. IEEE 8th International Conference on
Conference_Location :
Changsha, Hunan
Print_ISBN :
978-1-4244-3868-6
Electronic_ISBN :
978-1-4244-3870-9
Type :
conf
DOI :
10.1109/ASICON.2009.5351631
Filename :
5351631
Link To Document :
بازگشت