Title :
A highly efficient inverse transform architecture for multi-standard HDTV decoder
Author :
Zhang, Hang ; Liu, Peilin ; Hong, Yu ; Zhou, Dajiang ; Goto, Satoshi
Author_Institution :
Dept. of Electron. Eng., Shanghai Jiao Tong Univ., Shanghai, China
Abstract :
This paper presents a VLSI implementation for inverse transforms of H.264/AVC, AVS and MPEG1/2/4. Based on distributed arithmetic, the inverse transforms of the three video coding standards share the unique architecture, which achieves less hardware cost and better decoding efficiency than separate designs. The core element of the distributed arithmetic is implemented with pipelined architecture, where only table accessing, shift and accumulation are needed. To optimize the efficiency of inverse transformation, a zero pre-detecting scheme is used in the proposed architecture. The distributed arithmetic tables are organized as differential code to reduce almost half of the ROM size. With our dedicated modularization, the proposed architecture is suitable for multi-standard HDTV applications.
Keywords :
decoding; high definition television; video coding; AVS; H.264/AVC; MPEG 1/2/4; VLSI; distributed arithmetic; inverse transform architecture; multi-standard HDTV decoder; video coding; Arithmetic; Automatic voltage control; Computer architecture; Decoding; Discrete cosine transforms; Discrete transforms; HDTV; Hardware; Matrix decomposition; Video coding; AVS and MPEG1/2/4; Architecture; Distributed Arithmetic; H.264/AVC; Inverse Transform;
Conference_Titel :
ASIC, 2009. ASICON '09. IEEE 8th International Conference on
Conference_Location :
Changsha, Hunan
Print_ISBN :
978-1-4244-3868-6
Electronic_ISBN :
978-1-4244-3870-9
DOI :
10.1109/ASICON.2009.5351634