DocumentCode :
2659014
Title :
Ultra low-power DFF based shift registers design for CMOS image sensors applications
Author :
Fish, Alexander ; Mosheyev, Vladislav ; Linkovsky, Vitali ; Yadid-Pecht, Orly
Author_Institution :
VLSI Syst. Center, Ben-Gurion Univ. of the Negev, Beer-Sheva, Israel
fYear :
2004
fDate :
13-15 Dec. 2004
Firstpage :
658
Lastpage :
661
Abstract :
Various implementations of D-flip-flops (DFF) for shift register designs in CMOS image sensors are proposed. Driven by requirements of low-area and low-power dissipation, the presented FF allow implementation of power-efficient shift registers, used for signal readout control and windows of interest definition in CMOS image sensors and are optimized for operation at low frequencies. Power dissipation of the presented DFF is significantly reduced by leakage control using the stack effect. A variety of DFF and a shift-register, using the stacking effect approach, have been implemented in 0.18 μm standard CMOS technology to compare the proposed DFF and shift-register structures with existing alternatives, showing an up to 63 % reduction in power dissipation of a shift-register at 30 Hz frequency. Operation of the proposed circuits is discussed and simulation results are reported.
Keywords :
CMOS image sensors; flip-flops; low-power electronics; power consumption; shift registers; 0.18 micron; 30 Hz; CMOS image sensors; D-flip-flops; DFF based shift registers; leakage control; power dissipation; signal readout control; stack effect; ultra low-power shift registers; Application software; CMOS image sensors; CMOS technology; Clocks; Frequency; Image sensors; Pixel; Power dissipation; Shift registers; Stacking;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Electronics, Circuits and Systems, 2004. ICECS 2004. Proceedings of the 2004 11th IEEE International Conference on
Print_ISBN :
0-7803-8715-5
Type :
conf
DOI :
10.1109/ICECS.2004.1399766
Filename :
1399766
Link To Document :
بازگشت