DocumentCode :
2660605
Title :
A low-cost and low-power multi-standard video encoder
Author :
Llopis, R. Peset ; Sethuraman, R. ; Pinto, C. Alba ; Peters, H. ; Maul, S. ; Oosterhuis, M.
Author_Institution :
Philips Res. Labs., Eindhoven, Netherlands
fYear :
2003
fDate :
1-3 Oct. 2003
Firstpage :
97
Lastpage :
102
Abstract :
Video encoders are an important IP block in mobile multimedia systems. In this paper, we describe a low-cost low-power multi-standard (MPEG4, JPEG, and H.263) video/image encoder. The low-cost and low-power aspects are achieved by the right choice of algorithms and architectures. In the algorithm front, an embedded compression technique for reducing the size of loop memory has enabled a single-chip low-cost realization of the encoder. Further, the hardware components that accelerate the kernels of encoding are implemented as application specific instruction-set processors (ASIPs) thereby providing flexibility to address multi-standard encoding. The power and area estimates for the encoder for QCIF@15fps in 0.18 /spl mu/m CMOS technology are 30 mW and 20 mm/sup 2/ respectively including the loop memory.
Keywords :
CMOS integrated circuits; data compression; hardware-software codesign; instruction sets; multimedia systems; video coding; 30 mW; ASIP; CMOS technology; H.263; IP block; JPEG; MPEG4; QCIF@15fps; application specific instruction-set processors; embedded compression technique; image encoder; loop memory; mobile multimedia system; multistandard encoding; multistandard video encoder; Acceleration; CMOS technology; Encoding; Hardware; Image coding; Kernel; MPEG 4 Standard; Multimedia systems; Transform coding; Video compression;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Hardware/Software Codesign and System Synthesis, 2003. First IEEE/ACM/IFIP International Conference on
Conference_Location :
Newport Beach, CA, USA
Print_ISBN :
1-58113-742-7
Type :
conf
DOI :
10.1109/CODESS.2003.1275266
Filename :
1275266
Link To Document :
بازگشت