DocumentCode :
2660837
Title :
A fault model notation and error-control scheme for switch-to-switch buses in a network-on-chip
Author :
Zimmer, Heiko ; Jantsch, Axel
Author_Institution :
Darmstadt Univ. of Technol., Germany
fYear :
2003
fDate :
1-3 Oct. 2003
Firstpage :
188
Lastpage :
193
Abstract :
The reliability of a network-on-chip will be significantly influenced by the reliability of the switch-to-switch connections. Faults on these buses may cause disturbances on multiple adjacent wires, so that errors on these wires can no longer be considered as statistically independent from one another, as it is expected due to deep submicron effects. A new fault model notation for buses is proposed which can represent multiple-wire, multiple-cycle faults. An estimation method based on this notation is presented which can accurately predict error probabilities. This method is used to examine bus encoding schemes. Finally, an encoding scheme for four quality-of-service classes is proposed which can be dynamically selected for each packet.
Keywords :
fault simulation; multiprocessor interconnection networks; packet switching; quality of service; system buses; system-on-chip; bus encoding scheme; deep submicron effect; error probability; error-control scheme; estimation method; fault model notation; multiplecycle fault; multiplewire fault; network-on-chip; on-chip buses; quality-of-service class; switch-to-switch buses; switch-to-switch connection; Bandwidth; Communication switching; Delay; Encoding; Intelligent networks; Network-on-a-chip; Packet switching; Switches; Telecommunication network reliability; Wires;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Hardware/Software Codesign and System Synthesis, 2003. First IEEE/ACM/IFIP International Conference on
Conference_Location :
Newport Beach, CA, USA
Print_ISBN :
1-58113-742-7
Type :
conf
DOI :
10.1109/CODESS.2003.1275281
Filename :
1275281
Link To Document :
بازگشت