Title :
A multiprocessor architecture for circuit simulation
Author :
Trotter, John ; Agrawal, Rathima
Author_Institution :
AT&T Bell Lab., Murray Hill, NJ, USA
Abstract :
Circuit simulation uses a substantial amount of computation time to simulate a large circuit. A multiprocessor architecture can provide a cost effective way of speeding up the inner loop of the algorithm. A parallel processing architecture for circuit simulation algorithms that is designed as an accelerator system for workstations is presented. The architecture allows the inner loop of the circuit simulation algorithm, assembling the equations that describe the circuit and solving them, to be executed at high speed. It solves the large sets of equations using LU decomposition, which is both accurate and robust. The way in which the algorithms are supported by the distributed memory architecture and how this is reflected in the architecture´s implementation are discussed
Keywords :
circuit analysis computing; matrix algebra; parallel algorithms; parallel architectures; LU decomposition; accelerator system; circuit simulation algorithms; distributed memory architecture; inner loop; multiprocessor architecture; parallel processing architecture; workstations; Algorithm design and analysis; Assembly; Circuit simulation; Computational modeling; Computer architecture; Costs; Equations; Parallel processing; Robustness; Workstations;
Conference_Titel :
Computer Design: VLSI in Computers and Processors, 1991. ICCD '91. Proceedings, 1991 IEEE International Conference on
Conference_Location :
Cambridge, MA
Print_ISBN :
0-8186-2270-9
DOI :
10.1109/ICCD.1991.139987