DocumentCode :
2664004
Title :
Hierarchical Embedded Logic Analyzer for Accurate Root-Cause Analysis
Author :
Neishaburi, M.H. ; Zilic, Zeljko
Author_Institution :
Dept. of Electr. Eng., McGill Univ., Montreal, QC, Canada
fYear :
2011
fDate :
3-5 Oct. 2011
Firstpage :
120
Lastpage :
128
Abstract :
Post-silicon debugging process is aimed at locating errors not detected during the process of pre-silicon verification. Although in the post-silicon validation engineers can exploit the high speed of hardware prototype to exercise huge amount of test vectors, low level of real-time observability and controllability of signals inside the prototype is a big issue. Various Design for Debug (DFD) techniques aim to improve the observability of signals and expedite the root cause analysis of errors. Typical practical DFD approaches are based on the Embedded Logic Analysis (ELA), using a trigger unit that can effectively control when to acquire the debug data. In this paper, we propose a hierarchical trigger generator that builds a trigger unit. Additionally, it provides resourceful and compact trace information for root cause analysis. Major advantages over traditional trigger units are: 1) by keeping the trace of interactions that leads to the failure, it facilitates the process of failure localization and root-cause analysis 2) it can be tuned for the specific location of a design to avoid the huge cost related to interfacing with trace signals 3) it can get parameterized to generate several units that can be placed inside the limited area in multiple debug rounds using a time-multiplex fashion.
Keywords :
design for testability; logic testing; debug data; design for debug techniques; embedded logic analysis; failure localization; hardware prototype; hierarchical embedded logic analyzer; hierarchical trigger generator; post-silicon debugging process; post-silicon validation; pre-silicon verification; real-time observability; root-cause analysis; test vectors; trace information; trace signals; trigger unit; Automata; Generators; Hardware; Parallel processing; Prototypes; System-on-a-chip; Vectors; Assertion checker; Hierarchical State Machine; Post-silicon debug;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Defect and Fault Tolerance in VLSI and Nanotechnology Systems (DFT), 2011 IEEE International Symposium on
Conference_Location :
Vancouver, BC
Print_ISBN :
978-1-4577-1713-0
Type :
conf
DOI :
10.1109/DFT.2011.44
Filename :
6104435
Link To Document :
بازگشت