DocumentCode :
2664090
Title :
Fast RTL Fault Simulation Using Decision Diagrams and Bitwise Set Operations
Author :
Reinsalu, Uljana ; Raik, Jaan ; Ubar, Raimund ; Ellervee, Peeter
Author_Institution :
Dept. of Comput. Eng., Tallinn Univ. of Technol., Tallinn, Estonia
fYear :
2011
fDate :
3-5 Oct. 2011
Firstpage :
164
Lastpage :
170
Abstract :
Efficient fault simulation algorithms for combinational circuits are known for decades. However, sequential fault simulation which is frequently used in test and fault tolerance applications remains a very time-consuming task, in particular for larger circuits. Current paper proposes a new deductive method for Register-Transfer Level (RTL) fault simulation on the system model of high-level decision diagrams. We apply the bit coverage fault model which has proven to provide a good correspondence with gate-level structural faults. Simulation speed-up is achieved due to efficient data structures implemented to perform set operations in the deductive fault simulation algorithm. Experiments on RTL benchmark circuits show that up to two orders of magnitude shorter run-times are achieved with the method in comparison to gate-level fault simulation.
Keywords :
combinational circuits; fault simulation; fault tolerance; bitwise set operations; combinational circuits; fast RTL fault simulation; gate-level structural faults; high-level decision diagrams; sequential fault simulation; time-consuming task; Algorithm design and analysis; Circuit faults; Data structures; Integrated circuit modeling; Logic gates; Registers; Vectors; fault simulation; high-level decision diagrams; register-transfer level;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Defect and Fault Tolerance in VLSI and Nanotechnology Systems (DFT), 2011 IEEE International Symposium on
Conference_Location :
Vancouver, BC
Print_ISBN :
978-1-4577-1713-0
Type :
conf
DOI :
10.1109/DFT.2011.42
Filename :
6104440
Link To Document :
بازگشت