Title :
A Novel Topology-Independent Router Architecture to Enhance Reliability and Performance of Networks-on-Chip
Author :
Latif, Khalid ; Rahmani, Amir-Mohammad ; Nigussie, Ethiopia ; Tenhunen, Hannu ; Seceleanu, Tiberiu
Author_Institution :
Dept. of Inf. Technol., Univ. of Turku, Turku, Finland
Abstract :
We present the partial virtual-channel sharing (PVS) NoC architecture which reduces the impact of fault on system performance and can also tolerate the faults on routing logic. A fault in one component makes the fault-free connected components out of use and this in turn leads to considerable performance degradation. Improving utilization of resources is a key to either enhance or sustain performance with minimal overheads in case of fault or overloading. In the proposed architecture autonomic virtual-channel buffer sharing is implemented. The runtime allocation of the buffers depends on incoming load and fault occurrence. This technique can be used in any NoC topology and for both 2D and 3D NoCs. The synthesis results for an integrated video conference application demonstrate significant reduction in average packet latency compared to existing VC-based NoC architecture. Extensive quantitative simulation results for synthetic benchmarks are also carried out. Furthermore, the simulation results reveal that the PVS architecture improves the performance significantly under fault free conditions compared to other VC architectures.
Keywords :
buffer circuits; fault tolerance; integrated circuit reliability; network topology; network-on-chip; reconfigurable architectures; 2D NoC; 3D NoC; NoC topology; VC-based NoC architecture; architecture autonomic virtual-channel buffer sharing; average packet latency reduction; fault tolerance; integrated video conference; networks-on-chip; partial virtual-channel sharing; routing logic; topology-independent router architecture; Circuit faults; Computer architecture; Fault tolerance; Fault tolerant systems; Power demand; Resource management; Routing; Fault Tolerance; Networks-on-Chip (NoC); Resource Utilization; Virtual Channel Sharing;
Conference_Titel :
Defect and Fault Tolerance in VLSI and Nanotechnology Systems (DFT), 2011 IEEE International Symposium on
Conference_Location :
Vancouver, BC
Print_ISBN :
978-1-4577-1713-0
DOI :
10.1109/DFT.2011.16