Title :
Synthesis of combinational logic circuits for path delay fault testability
Author :
Pramanick, Ankan K. ; Reddy, Sudhakar M. ; Sangupta, S.
Author_Institution :
Dept. of Electr. & Comput. Eng., Iowa Univ., Iowa City, IA, USA
Abstract :
An approach to the design of multilevel, multi-output combinational logic circuits in which all path delay faults are detectable by robust tests is proposed. Inadequacies of previous approaches for synthesis for testability of path delay faults are discussed. A necessary and sufficient condition for the existence of a hazard-free robust test for a path is stated. Violation of this condition is adopted as the criterion for identifying the paths, in a given circuit, which are not testable by hazard-free robust tests. Transformation methods to render these paths testable are proposed
Keywords :
combinatorial circuits; delays; logic design; logic testing; many-valued logics; combinational logic circuits; hazard-free robust test; multilevel circuits; multioutput circuits; path delay fault testability; transformation methods; Circuit faults; Circuit synthesis; Circuit testing; Combinational circuits; Delay; Electrical fault detection; Fault detection; Logic testing; Robustness; Sufficient conditions;
Conference_Titel :
Circuits and Systems, 1990., IEEE International Symposium on
Conference_Location :
New Orleans, LA
DOI :
10.1109/ISCAS.1990.112669