DocumentCode :
2666075
Title :
Design and analysis of a novel 8T SRAM cell for adiabatic and non-adiabatic operations
Author :
Chen, Jiaoyan ; Vasudevan, Dilip ; Popovici, Emanuel ; Schellekens, Michel ; Gillen, Peter
Author_Institution :
Dept. of Microelectron., Univ. Coll. Cork, Cork, Ireland
fYear :
2010
fDate :
12-15 Dec. 2010
Firstpage :
434
Lastpage :
437
Abstract :
Leakage power is becoming the dominant power domponent in deep submicron technology and stability of the data storage of SRAM (Static Random Access Memory) cells is drawing more concerns with the reduced feature sizes. A novel 8T SRAM cell design considering these leakage and stability issues is proposed in this paper. Higher read static noise margin (SNM) compared to conventional 6T SRAM is achieved. The proposed SRAM is compared with a recently reported low power 8T,9T designs and the conventional 6T SRAM. Lower area compared to the 9T design and lower power consumption compared to conventional 6T, 8T and the 9T designs are reported. The adiabatic operation of this design provides further reduction in power compared to the non-adiabatic operation. The average power of the designs with process variation at 65 and 45nm processes are also reported. Power reduction of the order of 10 times (90 - 91%) is reported with the proposed design.
Keywords :
CMOS memory circuits; SRAM chips; circuit stability; integrated circuit design; integrated circuit noise; low-power electronics; memory architecture; 8T SRAM cell design; adiabatic operation; data storage stability; deep submicron technology; leakage power; nonadiabatic operation; size 45 nm; size 65 nm; static noise margin; static random access memory; Random access memory;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Electronics, Circuits, and Systems (ICECS), 2010 17th IEEE International Conference on
Conference_Location :
Athens
Print_ISBN :
978-1-4244-8155-2
Type :
conf
DOI :
10.1109/ICECS.2010.5724542
Filename :
5724542
Link To Document :
بازگشت