DocumentCode :
2666257
Title :
TDTL architecture with fast error correction technique
Author :
Al-Kharji Al-Ali, Omar ; Anani, Nader ; Ponnapalli, P. ; Al-Qutayri, M.A. ; Al-Araji, S.R.
Author_Institution :
Dept. of Eng. & Technol., Manchester Metropolitan Univ., Manchester, UK
fYear :
2010
fDate :
12-15 Dec. 2010
Firstpage :
475
Lastpage :
478
Abstract :
A new technique for fast error correction of the TDTL (time delay digital tanlock loop) is proposed. The technique is based on early comparison of the input signal frequency with that of the loop filter output. The result of this comparison is then used to select an optimum value for the loop filter output. This technique eliminates the need for continuously changing the loop filter coefficient. The major advantages of the proposed technique are a reduction in the complexity of the adaptive TDTL structure and an improvement in the loop acquisition time. The performance of the proposed system was tested using an FSK input signal and the results indicate enhanced performance compared to the conventional TDTL system.
Keywords :
delay lock loops; digital phase locked loops; error correction; filtering theory; frequency shift keying; FSK; adaptive TDTL architecture; fast error correction technique; loop filter output; time delay digital tanlock loop; Frequency shift keying; OFDM; Oscillators; Time frequency analysis;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Electronics, Circuits, and Systems (ICECS), 2010 17th IEEE International Conference on
Conference_Location :
Athens
Print_ISBN :
978-1-4244-8155-2
Type :
conf
DOI :
10.1109/ICECS.2010.5724552
Filename :
5724552
Link To Document :
بازگشت