DocumentCode :
2666501
Title :
Bitwidth-aware high-level synthesis for designing low-power DSP applications
Author :
Lhairech-Lebreton, G. ; Coussy, P. ; Heller, D. ; Martin, E.
Author_Institution :
Lab.-STICC, Univ. de Bretagne-Sud, France
fYear :
2010
fDate :
12-15 Dec. 2010
Firstpage :
531
Lastpage :
534
Abstract :
Digital Signal Processing (DSP) applications are widely used from wireless communications to automotive. Their ever growing complexity and throughput still require significant parts to be implemented as dedicated hardware accelerators. A High-Level Synthesis (HLS) flow to automatically generate hardware accelerators for DSP applications is proposed in this paper. By considering bit-width information during all the synthesis process both area and power consumption are optimized. Experimental results show that the proposed approach allows to generate architectures that offer better computation accuracy for a given area and/or power consumption. Effectiveness of the approach is shown through several design experiments in the DSP domain realized on a Xilinx Virtex-5 FPGA.
Keywords :
field programmable gate arrays; high level synthesis; signal processing; Xilinx Virtex-5 FPGA; bit-width information; bitwidth-aware high-level synthesis; digital signal processing; field programmable gate array; hardware accelerators; low-power DSP application; Resource management;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Electronics, Circuits, and Systems (ICECS), 2010 17th IEEE International Conference on
Conference_Location :
Athens
Print_ISBN :
978-1-4244-8155-2
Type :
conf
DOI :
10.1109/ICECS.2010.5724566
Filename :
5724566
Link To Document :
بازگشت