Title :
BIT-width exploration over 3D architectures using high-level synthesis
Author :
Koutras, I. ; Papanikolaou, Antonis ; Economakos, George ; Soudris, Dimitrios
Author_Institution :
Sch. of Electr. & Comput. Eng., Nat. Tech. Univ. of Athens, Athens, Greece
Abstract :
The interface between storage and processing has always been one of the main bottlenecks to the performance and energy efficiency in embedded system design. In this paper we are exploring the potential to increase the bandwidth through this interface by increasing the number of physical connections. This option becomes available using 3D stacking technologies. Our aim is to evaluate the power efficiency of a wider memory interface at the level of the complete system, including the memory, the interface circuitry itself and the processing elements. We want to understand whether this additional bandwidth can be efficiently utilized by the processing elements and enable an overall lower power and higher throughput solution compared to state-of-the-art system implementations.
Keywords :
electronic design automation; embedded systems; high level synthesis; memory architecture; 3D architecture; 3D stacking technology; bit-width exploration; design automation; embedded system design; high-level synthesis; memory interface; Educational institutions; Face; Laboratories; Through-silicon vias; Design automation; High-level synthesis;
Conference_Titel :
Electronics, Circuits, and Systems (ICECS), 2010 17th IEEE International Conference on
Conference_Location :
Athens
Print_ISBN :
978-1-4244-8155-2
DOI :
10.1109/ICECS.2010.5724567