DocumentCode
2668698
Title
Physical verification of microelectronics "mask patterns" with calibre SVRF rule files
Author
Laurent, Salager
Author_Institution
CMOS/BICMOS CAD Solutions, STMicroelectron., Tunis
fYear
2006
fDate
5-7 Sept. 2006
Firstpage
91
Lastpage
93
Abstract
Microelectronics components are made with different technological steps which uses dedicated masks: for example, the poly mask is used for the polysilicon deposition on the silicon active area. These masks include the design itself and shapes which are called the mask patterns. These features enable a mechanical isolation during the die sawing and a visual check for each technological step. The mask patterns layout generators are developed by the foundry and used during the layout finishing step of the design. The proposed work gives a validation solution using the Calibre SVRF set of rules and the signature approach already introduced for other applications in ST Design Solutions
Keywords
formal verification; integrated circuit testing; masks; Calibre SVRF rule files; die sawing; layout finishing; mask patterns; mechanical isolation; physical verification; standard verification rule format; BiCMOS integrated circuits; CMOS technology; Charge coupled devices; Data mining; Design automation; Isolation technology; MOSFETs; Microelectronics; Shape; Silicon;
fLanguage
English
Publisher
ieee
Conference_Titel
Design and Test of Integrated Systems in Nanoscale Technology, 2006. DTIS 2006. International Conference on
Conference_Location
Tunis
Print_ISBN
0-7803-9726-6
Type
conf
DOI
10.1109/DTIS.2006.1708685
Filename
1708685
Link To Document