DocumentCode :
2668809
Title :
Fundamental reliability issues of advanced charge-trapping Flash memory devices
Author :
Larcher, L. ; Padovani, A.
Author_Institution :
DISMI, Univ. di Modena e Reggio Emilia, Modena, Italy
fYear :
2010
fDate :
12-15 Dec. 2010
Firstpage :
1009
Lastpage :
1012
Abstract :
The basic reliability issues of Charge Trapping (CT) Flash memory devices will be discussed from a physical perspective, highlighting the reliability implications of process and technology innovations introduced to sustain the uninterrupted device scaling down. We will focus on the reliability issues related to the charge localization inside the trapping layer and the high-κ band-gap engineered stacks introduced to implement both tunnel and blocking dielectrics. We will describe the physical mechanisms responsible of reliability degradation (data retention, array disturbs, endurance), discussing briefly the issues related to ultra-scaled and vertically stacked 3D Flash memory devices.
Keywords :
flash memories; integrated circuit reliability; CT flash memory devices; advanced charge-trapping flash memory devices; blocking dielectrics; charge localization; fundamental reliability issues; high-κ band-gap engineered stacks; reliability degradation; technology innovations; tunnel dielectrics; ultrascaled 3D flash memory devices; vertically-stacked 3D flash memory devices; Silicon compounds; Flash memory; charge trapping; device reliability;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Electronics, Circuits, and Systems (ICECS), 2010 17th IEEE International Conference on
Conference_Location :
Athens
Print_ISBN :
978-1-4244-8155-2
Type :
conf
DOI :
10.1109/ICECS.2010.5724685
Filename :
5724685
Link To Document :
بازگشت