Title :
A non-volatile flip-flop in magnetic FPGA chip
Author :
Zhao, W. ; Belhaire, E. ; Javerliac, V. ; Chappert, C. ; Dieny, B.
Author_Institution :
Inst. d´´Electronique Fondamentale, Univ. Paris
Abstract :
In this paper, the authors propose a non-volatile flip-flop, which presents simultaneously low power dissipation and high speed. This flip-flop is based on MRAM (magnetic RAM) technology on standard CMOS. In this non-volatile flip-flop design, the authors use magnetic tunnel junctions (MTJ) as storage element. Contrary to the complex sense amplifier circuit in standard MRAM circuits, a simple one based on SRAM cell is used to couple with two MTJs per bit in magnetic logic circuit. The flip-flop works exactly as a classical flip-flop hut the information is stored simultaneously in the two MTJs, which makes this flip-flop non-volatile. As the writing frequency has a strong impact on the power consumption, the MTJ writing frequency is designed to be defined by the users depending on different usage. During the startup or reset phase, the flip-flop master stage is used as the MTJ sense amplifier and the flip-flop is initialized to the previously stored state in about 200 ps. This figure has been demonstrated by electrical simulation on a 90 nm CMOS technology and with a complete and precise MTJ model
Keywords :
CMOS integrated circuits; SRAM chips; field programmable gate arrays; flip-flops; magnetic storage; magnetic tunnelling; 90 nm; CMOS technology; SRAM cell; field programmable gate arrays; flip flops; magnetic RAM; magnetic logic circuit; magnetic tunnel junctions; CMOS technology; Coupling circuits; Field programmable gate arrays; Flip-flops; Frequency; Magnetic circuits; Magnetic tunneling; Power dissipation; Random access memory; Writing;
Conference_Titel :
Design and Test of Integrated Systems in Nanoscale Technology, 2006. DTIS 2006. International Conference on
Conference_Location :
Tunis
Print_ISBN :
0-7803-9726-6
DOI :
10.1109/DTIS.2006.1708702