Title :
A spatially reconfigurable fast differential interface for a wafer scale configurable platform
Author :
Valorge, Olivier ; Blaquière, Yves ; Savaria, Yvon
Abstract :
This paper presents an interface that is spatially programmable and that was designed to support fast differential signaling on a novel reconfigurable CMOS wafer-scale platform for electronic system prototyping. The device called WaferIC has a sea of tiny openings on its surface to adapt to the contact type, size, spacing and alignment of external integrated circuit components. The physical and electrical constraints of the needed wafer-scale differential configurable system are described, and an architecture is proposed for transmitting Current Mode Logic (CML) differential signals between two different integrated circuits deposited on the WaferIC surface. A small piece of the wafer scale active substrate has been implemented into a test-chip using a mature 0.18 μm CMOS technology. Post layout simulations show that under normal conditions, the configurable differential link can operate up to 2.5 Gbps.
Keywords :
CMOS integrated circuits; integrated circuit layout; current mode logic differential signals; electronic system prototyping; post layout simulations; reconfigurable CMOS; size 0.18 mum; spatially reconfigurable fast differential interface; wafer scale active substrate; wafer scale configurable platform; Adaptation model; Atmospheric measurements; CMOS integrated circuits; Computational modeling; Films; Particle measurements; Semiconductor device modeling; Current Mode Logic; Differential Signaling; Reprogrammable Circuit Board; Wafer Scale Integration (WSI);
Conference_Titel :
Electronics, Circuits, and Systems (ICECS), 2010 17th IEEE International Conference on
Conference_Location :
Athens
Print_ISBN :
978-1-4244-8155-2
DOI :
10.1109/ICECS.2010.5724727