Title :
A 16 MB/s PRML read/write data channel
Author :
Richetta, R.A. ; Goetschel, C.J. ; Greene, R.A. ; Kertis, R.A. ; Philpott, R.A. ; Schmerbeck, T.J. ; Schulte, D.J. ; Swart, D.P.
Author_Institution :
IBM Corp., Rochester, MN, USA
Abstract :
PRML data channels recently have become more prevalent in the industry. This paper describes an IC that contains all required analog and digital functions for a complete read channel, with the exception of the read-head pre-amplifier. This chip is believed to be the highest data rate channel in production at the time of this writing. This channel uses an 8/9 rate data encoder to constrain the data sequence written on the disk. These constraints make it possible to maintain gain and timing loop control as well as limit the length of path memory within the Viterbi detector. The write data is processed by a precompensation circuit that predistorts the data to ensure proper timing relationships during read back. Precompensation is in increments of 200ps steps with the availability of up to 15 steps.
Keywords :
Viterbi detection; maximum likelihood detection; partial response channels; 16 MB/s; 200 ps; IC chip; PRML read/write data channel; Viterbi detector; analog functions; data encoder; digital functions; gain control; path memory; precompensation circuit; timing loop control; Analog circuits; Atherosclerosis; Bonding; Capacitors; Decoding; Detectors; Filters; Hard disks; Logic circuits; Viterbi algorithm;
Conference_Titel :
Solid-State Circuits Conference, 1995. Digest of Technical Papers. 41st ISSCC, 1995 IEEE International
Conference_Location :
San Francisco, CA, USA
Print_ISBN :
0-7803-2495-1
DOI :
10.1109/ISSCC.1995.535283