DocumentCode :
2670336
Title :
Reliability of thyristor-based memory cells
Author :
Salling, Craig ; Yang, Kevin J. ; Gupta, Rajesh ; Hayes, Dennis ; Tamayo, Janice ; Gopalakrishnan, Vasudevan ; Robins, Scott
Author_Institution :
T-RAM Semicond., Inc., Milpitas, CA, USA
fYear :
2009
fDate :
26-30 April 2009
Firstpage :
253
Lastpage :
259
Abstract :
This is the first published study of the reliability of thyristor-based high-speed memories. The T-RAM (thyristor-based random access memory) was characterized using test structures and multi-megabit product die fabricated in a 130 nm SOI logic technology. The reliability lifetime of a nominal bit was investigated by subjecting TCCT devices (thin capacitively coupled thyristor) to a DC current stress. The resulting acceleration model yields a lifetime of 1.0E+40 yrs for the data-1 state and 1.0E+5 yrs for the data-0 state. These long lifetimes are consistent with the 26 FIT long-term failure rate found for 9 Mb arrays, from dynamic lifetest on 9 Mb & 18 Mb T-RAM product die having full SRAM functionality. The susceptibility of T-RAM arrays to soft errors was assessed by accelerated neutron testing, and accelerated alpha testing, of 9 Mb T-RAM product die as well as 9 Mb SRAM product die from three suppliers. n-SER for the T-RAM is 610 FIT/Mb, better than the average of 700 FIT/Mb for 6T SRAM technology. Exposure of the T-RAM product die to X-rays showed that they tolerate doses of 450 rad or more (3-4x the dose for X-ray inspections) without degradation of nominal TCCT retention times, and without functional failure of memory cells. Taken together, the results of this study shows that T-RAM is a reliable memory technology.
Keywords :
DRAM chips; SRAM chips; circuit reliability; logic testing; silicon-on-insulator; thyristors; DC current stress; SOI logic technology; SRAM technology; accelerated alpha testing; accelerated neutron testing; functional failure; multimegabit product die; random access memory; reliable memory technology; silicon-on-insulator; size 130 nm; storage capacity 9 Mbit; test structures; thin capacitively coupled thyristor; thyristor-based memory cell reliability; Acceleration; Inspection; Life estimation; Logic devices; Logic testing; Neutrons; Random access memory; Stress; Thyristors; X-rays; DRAM; SRAM; T-RAM; TCCT; Thyristor; memory technology;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Reliability Physics Symposium, 2009 IEEE International
Conference_Location :
Montreal, QC
ISSN :
1541-7026
Print_ISBN :
978-1-4244-2888-5
Electronic_ISBN :
1541-7026
Type :
conf
DOI :
10.1109/IRPS.2009.5173259
Filename :
5173259
Link To Document :
بازگشت