Title :
A novel ESD protection device structure for HV-MOS ICs
Author :
Imoto, Tsutomu ; Mawatari, Kouzou ; Wakiyama, Kuniko ; Kobayashi, Toshio ; Yano, Motoyasu ; Shinohara, Mamoru ; Kinoshita, Takashi ; Ansai, Hisahiro
Author_Institution :
Semicond. Technol. Dev. Div., SONY Corp., Atsugi, Japan
Abstract :
A novel npn lateral bipolar ESD protection device structure is proposed for 16 V drain-extended MOS (DEMOS) ICs. This device features a shallow n+ ballast region between the n- drift region and the n++ drain region. Due to this ballast region, avalanche generation occurs both in this ballast region and in the drain region. This distributed avalanche generation reduces current crowding at the drain edge by splitting the current flowline into two. Consequently, this device suppresses soft leakage degradation and provides excellent linearity of a second breakdown current (It2) and of failure voltages in Machine Model (MM)/Human Body Model (HBM) testing to a total gate width ranging from 100 mum to 960 mum. This device provides an It2 of up to 11 mA/mum as well. To our knowledge, this is the first report of a high-voltage lateral bipolar protection device without an n+ buried layer (NBL) to offer such design and performance qualities. In addition, this device can be fabricated without extra masks or process steps by applying process steps for a low-voltage CMOS IC embedded in a high-voltage (HV)-MOS IC wafer. Therefore, this device is expected to improve the reliability of HV-MOS ICs with minimum additional cost.
Keywords :
CMOS integrated circuits; buried layers; electric breakdown; electrostatic discharge; failure analysis; integrated circuit reliability; power integrated circuits; HV-MOS IC reliability; breakdown current; distributed avalanche generation; drain-extended MOS IC; high-voltage lateral bipolar protection device; human body model testing; low-voltage CMOS IC; machine model; n+ buried layer; npn lateral bipolar ESD protection device structure; size 100 mum to 960 mum; soft leakage degradation; voltage 16 V; Biological system modeling; Breakdown voltage; CMOS integrated circuits; Degradation; Electronic ballasts; Electrostatic discharge; Humans; Linearity; Protection; Proximity effect; DEMOS; ESD; HBM; It2; MM; TLP; avalanche generation; ballast resistance; leakage; robustness; scalability;
Conference_Titel :
Reliability Physics Symposium, 2009 IEEE International
Conference_Location :
Montreal, QC
Print_ISBN :
978-1-4244-2888-5
Electronic_ISBN :
1541-7026
DOI :
10.1109/IRPS.2009.5173326