Title :
Fault modelisation of external shorts in CMOS circuits
Author :
Renovell, M. ; Huc, P. ; Bertrand, Y.
Author_Institution :
Lab. d´´Inf., Univ. de Montpellier II, France
Abstract :
As the density of VLSI CMOS circuits increases, external shorts are expected to become a very important failure. This paper analyzes the electrical behavior of static CMOS gates with external shorts. The fault modelization of such shorts is then considered in the context of functional testing. It is demonstrated that the detectability of a short with respect to functional testing depends on the short resistance value Rsh. When the fault is detectable, it is also demonstrated that 8 different logical models are necessary showing that the wired-Or and wired-AND models, classically used for test pattern generation, fault simulation and defect coverage evaluation are not sufficient. A theoretical electrical model of the shorted line potentials is defined. This realistic model takes into account the topological and technological parameters (W, L...) of the transistors. A global procedure is proposed including different steps: layout extraction, fault parameters extraction, automatic fault model affectation
Keywords :
CMOS logic circuits; VLSI; failure analysis; fault diagnosis; fault location; logic testing; CMOS circuits; VLSI; automatic fault model affectation; detectability; equivalent circuits; external shorts; fault modelization; fault parameters extraction; functional testing; inverters; layout extraction; short resistance; shorted line potentials; static CMOS gates; theoretical electrical model; wired-AND models; wired-Or models; CMOS logic circuits; CMOS technology; Circuit faults; Electric resistance; Electrical fault detection; Fault detection; Logic testing; MOSFETs; Semiconductor device modeling; Very large scale integration;
Conference_Titel :
Test Symposium, 1993., Proceedings of the Second Asian
Conference_Location :
Beijing
Print_ISBN :
0-8186-3930-X
DOI :
10.1109/ATS.1993.398811