DocumentCode :
2672186
Title :
On the testability of cascaded Reed Muller circuits
Author :
Lee, Gueesang ; Hwang, Min ; Irwin, M.J. ; Owens, R.M.
Author_Institution :
Dept. of Comput. Sci., Chonnam Nat. Univ., Kwangju, South Korea
fYear :
1993
fDate :
16-18 Nov 1993
Firstpage :
268
Lastpage :
273
Abstract :
One of the advantages of using Reed Muller representations to design logic circuits is known as the high testability of the realized circuits. However, there is little known about the testability of any type of multi-level Reed Muller circuits. In this paper, we analyze the testability of a class of multi-level Reed Muller circuits which are generated by the synthesis tool FACTOR. FACTOR uses matrix transformations using [bit-AND, bit-XOR] operators recursively to partition the circuit into smaller subcircuits, resulting in a class of hierarchial logic circuits composed of only AND and XOR gates. For the analysis of testability in these circuits, the necessary and sufficient condition for two-level Reed Muller circuits to be irredundant is given. Then, it is shown that any fault occurring in a node of the circuit, or the corresponding two-level Reed Muller circuit, can be propagated to the Primary Output of the circuit, satisfying 100% testability using single stuck-at fault model. This result is important because the high testability of multi-level Reed Muller circuits is demonstrated with a class of circuits which are generated by a currently available synthesis tool. A simple test generation algorithm developed with the testability analysis shows the effectiveness of test generation together with the verification of irredundancy in these circuits
Keywords :
automatic testing; cascade networks; design for testability; fault diagnosis; logic partitioning; logic testing; optimisation; AND; FACTOR; XOR; cascaded Reed Muller circuits; fault; hierarchial logic circuits; multi-level Reed Muller circuits; necessary and sufficient condition; stuck-at fault model; subcircuits; test generation algorithm; testability; Circuit faults; Circuit synthesis; Circuit testing; Computer science; Electrical fault detection; Error correction; Fault detection; Logic circuits; Logic testing; System testing;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Test Symposium, 1993., Proceedings of the Second Asian
Conference_Location :
Beijing
Print_ISBN :
0-8186-3930-X
Type :
conf
DOI :
10.1109/ATS.1993.398816
Filename :
398816
Link To Document :
بازگشت