Title :
Quaternary Look-Up Tables Using Voltage-Mode CMOS Logic Design
Author :
Cunha, Ricardo ; Boudinov, Henri ; Carro, Luigi
Author_Institution :
Univ. Fed. do Rio Grande do Sul, Porto Alegre
Abstract :
Data processing optimization is one of the main concerns for developing of multiple-valued logic. An advantage could be achieved by realization of new functions existing in non-binary logic. These new logic functions could be implemented using quaternary look-up tables. In this work, a quaternary multiplexer circuit is designed to implement any n-variable quaternary logic function based on its truth table. Voltage-mode CMOS with multi-threshold transistors and multi-Vdd quaternary design was suggested. The multiplexer circuit consists of quaternary down literal circuits, binary inverters and binary pass transistor gates. All circuits were simulated with the Spice tool using TSMC 0.18 mum technology and have shown improvements in performance and power consumption and using less transistors than their equivalent binary circuits.
Keywords :
CMOS logic circuits; logic design; logic gates; multiplexing equipment; table lookup; transistors; Spice tool; binary circuits; binary inverters; binary pass transistor gates; data processing optimization; multiple-valued logic; n-variable quaternary logic function; nonbinary logic; quaternary down literal circuits; quaternary look-up tables; quaternary multiplexer circuit; size 0.18 micron; truth table; voltage-mode CMOS logic design; CMOS logic circuits; CMOS technology; Circuit simulation; Data processing; Energy consumption; Inverters; Logic design; Logic functions; Multiplexing; Voltage;
Conference_Titel :
Multiple-Valued Logic, 2007. ISMVL 2007. 37th International Symposium on
Conference_Location :
Oslo
Print_ISBN :
0-7695-2831-7
DOI :
10.1109/ISMVL.2007.47