Title :
Multi-device layout templates for nanometer analog design
Author :
Elshawy, Mohannad ; Dessouky, Mohamed ; Saif, Sherif ; Mansour, Sherif ; Petrus, Ed
Abstract :
With the advance of nanoscale fabrication processes, well-known common-centroid analog layout techniques are no longer sufficient to guarantee the required level of device matching. This paper proposes a complex multi-device layout generator of highly matched devices for analog circuit design. The proposed tool offers different placement techniques for alternative layouts, as well as different matching strategies with focus on common-centroid, lithography and stress effect mitigation. Device arrays are key for producing uniform, litho-friendly layouts. Generic array templates can be generated for transistors, resistors and capacitors. The layout of a switched-capacitor integrator is given as an example.
Keywords :
circuit layout; lithography; analog circuit design; common-centroid analog layout techniques; complex multidevice layout generator; device arrays; generic array templates; litho-friendly layouts; lithography; matching strategies; multidevice layout templates; nanometer analog design; nanoscale fabrication processes; placement techniques; resistors; stress effect mitigation; switched-capacitor integrator; transistors; uniform layouts; Capacitors; Engines; Generators; Layout; Mirrors; Routing; Stress; Analog design; Analog layout synthesis; Layout Generation;
Conference_Titel :
Design & Test Symposium (IDT), 2014 9th International
Conference_Location :
Algiers
DOI :
10.1109/IDT.2014.7038592